#### RISC AND CISC

- 19PW13 Madhumitha,s

# \* Reduced Instruction Set Architecture (RISC):

Makes Hardware simpler by using an instruction set compared of few basic steps for loading, evaluating aird storing operations just like a load command will just load data.

In vicases epu performance by vicausing cycles pour instruction at cost of number of instructions per program.

#### charactoristics:

- I' Singler Instruction, hence simple decoding
- 2. Instruction come under size of one word
- 3. Instruction itake single clock eyelt toget executed.

- 4. More number of general purpose registers
- F. Simple Addressing Modes
- 6. Less Data types
- 7. Pipeline can be acheived.

single initruition will do all loadings evaluating and storing operations. Hence its complex.

per program but at the cost of inetease is number of yeles per instruction.

## ehana crevisties:

- 1. complex instruction, consplex devoding
- 2. Instruction are larger than one world size
- 3. Instruction may take more than wingle dock ey de to get executed.
- 4. Less number of general purpose registors as operations get sperformed in memory itself.
- 5. complex addressing Modes:
- b. More Datatypes.

EXAMPLE - suppose me have to add & 8 bit

in the state of the said

- . CISC approach single unstruction for this like ADD which will perform task
- RISE approach young nammer will write first load command to load data in registers then use suitable operator and store result in disired location

|   | Þ | ١F | FE | RE | NC | E |
|---|---|----|----|----|----|---|
| 1 | _ |    |    |    |    | _ |

X

### RISC

# CIGC

- 1. Focus on software
- control unit
- ulses both hardwired and mirro programmed control unit.

Transistans are used

can perform REU to REO,

you storing complex

Focus on Hardward

4. Fined sizedinaturutions

3. Transistors are used

for more registers

variable sized

instructions.

- 5. can perform only stegister to stegister arithenetic operations
- REGIO HEM ON
- ede size is large

7.

He gis ters

code size is small

Requires Less no: of

Instruction execute in single clock-cycle

Requires more number

- Taker more than one clock up de.
- 9. Instruction fit in one world
- Anstructions our langer than wize of one world.